# FPGA Based Bitcoin Mining

Ву

Philip Dotemoto

Senior Project

**Electrical Engineering Department** 

California Polytechnic State University

San Luis Obispo

June, 2014

## **Table of Contents**

| List of Figures and Tables                    |    |
|-----------------------------------------------|----|
| Acknowledgements                              |    |
| Introduction                                  | 6  |
| The Bitcoin Network                           | 6  |
| Proof of Work                                 |    |
| SHA-256                                       |    |
| Block Header                                  | 11 |
| Mining                                        | 12 |
| Field Programmable Gate Array                 | 13 |
| Objectives                                    | 14 |
| Requirements                                  | 14 |
| Design                                        | 14 |
| Software                                      | 15 |
| Hardware                                      | 15 |
| fpgaminer_top                                 | 16 |
| SHA-256 compression function                  | 18 |
| sha256_digester module                        | 23 |
| sha256_transform module                       | 26 |
| Quartus II settings                           | 28 |
| Testing                                       | 29 |
| Miner instructions                            | 29 |
| Conclusion and Recommendations                | 32 |
| Bibliography                                  | 33 |
| Appendix A: Source Code                       | 34 |
| Appendix B: Analysis of Senior Project Design | 45 |
| Project Title:                                | 45 |
| Student Name:                                 | 45 |
| Student Signature:                            | 45 |
| Advisor Name:                                 | 45 |
| Advisor Initials:                             | 45 |
| Summary of Functional Requirements:           | 45 |

| Primary Constraints: | 45 |
|----------------------|----|
| Economics:           | 46 |
| Manufacturability:   | 46 |
| Sustainability:      | 46 |
| Ethical:             | 46 |
| Development:         | 46 |

## **List of Figures and Tables**

| Figure 1: Hash target example                           | 8  |
|---------------------------------------------------------|----|
| Figure 2: Block header size                             | 11 |
| Figure 3: Simplification of mining algorithm            | 12 |
| Figure 4: Altera DE2-115                                | 16 |
| Figure 5: FPGA miner top                                | 17 |
| Figure 6: SHA-2 compression function                    | 18 |
| Figure 7: Ch block Verilog implementation               | 18 |
| Figure 8: Ma block Verilog implementation               | 19 |
| Figure 9: ∑0 block Verilog implementation               | 20 |
| Figure 10: ∑1 block Verilog implementation              | 20 |
| Figure 11: s0 Block Verilog Implementation              | 20 |
| Figure 12: s1 Block Verilog Implementation              | 21 |
| Figure 13: SHA-256 compression block                    | 22 |
| Figure 14: IDX function                                 | 23 |
| Figure 15: sha256_digester module                       | 23 |
| Figure 16: Ks, round constants array                    | 24 |
| Figure 17: Initial hash values                          | 24 |
| Figure 18: e0 block output                              | 25 |
| Figure 19: e1 block output                              | 25 |
| Figure 20: ch block output                              | 25 |
| Figure 21: maj block output                             | 25 |
| Figure 22: s0 block output                              | 25 |
| Figure 23: s1 block output                              | 25 |
| Figure 24: t1 intermediate sum                          | 25 |
| Figure 25: t2 intermediate sum                          | 25 |
| Figure 26: tx_w output                                  | 26 |
| Figure 27: SHA-256 compression function register update | 26 |
| Figure 28: sha256_transform module                      | 27 |
| Figure 29: Verilog HDL Inputs                           | 28 |
| Figure 30: Mining console                               | 30 |
| Figure 31: Quartus synthesis summary, unpipelined       | 31 |
| Figure 32: Quartus chip planner, unpipelined            | 31 |
|                                                         |    |
| Table 1: Padded message "abc"                           | 10 |
| Table 2: Block header fields                            | 11 |
| Table 3: Miner requirements and specifications          | 14 |
| Table 4: Development board comparison                   | 15 |
| Table 5: Ch Truth Table                                 | 19 |
| Tahla 6: Ma Truth Tahla                                 | 10 |

## Acknowledgements

I would like to thank Dr. John Oliver for his guidance and advising this project. I would also like to thank Dr. Bridget Benson for lending me the Altera DE2-115 development board.

#### Introduction

Bitcoin is an experimental peer-to-peer digital currency based on public key cryptography. It was introduced by Satoshi Nakamoto in 2009 as a version of electronic cash that would allow payments to be sent from one party to another without going through a financial institution [1]. Traditionally, financial institutions, such as banks, are trusted to store and protect a customer's currency. The bank will handle the transfer of money between its customers and clients, but there are several disadvantages in this system. Electronic transfers between banks can be costly since there is usually a transaction fee, they can be slow taking several days to complete, and transfers cannot be made anonymously. Other payment processors such as Visa, MasterCard, and PayPal also charge fees that can cost several percent of the transaction. Bitcoin is a system of owning and transferring currency that omits these trusted third parties and instead relies on a peer-to-peer network to validate transactions and prevent double-spending.

#### The Bitcoin Network

Bitcoin relies on cryptographic proof instead of trusted third parties. Public key cryptography is used to make and verify digital signatures that users use to send payments. Let's suppose Alice and Bob are two users in the bitcoin network. Alice and Bob each have an address which is similar to a bank account number and tracks the number of bitcoins they have. The address is also associated with a public and private key. The private key is used to sign transactions when sending bitcoins while the public key can be used by anyone to validate the transaction signature.

Now, suppose Alice wants to send bitcoins to Bob.

- 1. Bob sends his address to Alice.
- 2. Alice adds Bob's address and the amount of bitcoins to a 'transaction' message.
- 3. Alice then signs the transaction message with her private key and announces her public key for signature verification.
- 4. Alice broadcast the transaction on the bitcoin network where all users can see the message.

All users on the Bitcoin network that know the transaction addresses belong to Alice and Bob can see that Alice has transferred bitcoins to Bob.

Later, Bob decides to transfer the same bitcoins to Charlie. Bob now repeats the steps Alice performed to send her bitcoin to Bob.

- 1. Charlie sends his address to Bob.
- 2. Bob adds Charlie's address and the amount of bitcoins to a 'transaction' message.
- 3. Bob signs the transaction message with his private key and announces his public key for signature verification.
- 4. Bob broadcast the transaction on the bitcoin network.

Another user, Eve cannot try to steal these bitcoins by replacing Bob or Charlie's address with her own. The transfers were signed with Alice and Bob's private key instructing that the coins were transferred

from Alice to Bob and then Bob to Charlie. Once Charlie accepts the coins, he also accepts that the coins were first passed from Alice to Bob, and then from Bob to him.

This record of transactions between Alice, Bob, and Charlie is added to a constantly growing chain of blocks that contains the record of all transactions on the bitcoin network. The record of transactions is maintained by the bitcoin network, and each block is validated with proof of work before it is accepted into the chain. Valid blocks are chained together so that the transfer of bitcoins can be tracked, and if one block is modified, all the following blocks will need to be recomputed with proof of work. Once the block containing Alice's transaction to Bob is added to the block chain, Bob can be confident that the transaction has been accepted by other computers in the network and permanently recorded. This prevents Alice from trying to send the same coins to another user and double spending her coins. The bitcoin network generates blocks every 10 minutes which would require Bob to wait at least this amount of time to be able to verify the transaction.

Only the single longest and fastest-growing block chain is considered valid to protect the bitcoin network from malicious attacks. The block chain is constantly growing since new blocks are validated every 10 minutes and a malicious user would need to control more than 50% of the network's computing power to be able to modify transactions. Without a significant portion of the network computing power, it's unlikely to be able to try and branch off from the valid block chain creating a separate malicious chain since the network will only accept the longest and fastest growing chain.

#### **Proof of Work**

The bitcoin network requires each block in the chain to include proof of work to ensure its validity. Proof of work is a piece of data that is difficult to produce due to being costly or time-consuming. Hashcash is the proof of work function used by the bitcoin network and uses two iterations of the secure-hash-algorithm-256 (SHA-256). Cryptographic hashes are designed to be hard to invert. It's simple to compute y from x, when y=H(x), but it's very difficult to find x only given y.

#### **SHA-256**

A hash function maps a message of an arbitrary length to a string of a fixed length, called the 'message hash' or 'message digest'. The compression processes of mapping the original message to the new fixed length message is known as 'hashing'.

The proof of work difficulty is adjusted to limit the rate of new block generation to every ten minutes. Since it is very difficult and improbable to completely reverse a secure hash in ten minutes, the hash must instead have a value less than the current target difficulty.

#### Example:

Let's take the hash of "Hello, world!". The target is to find a variation of the hash with a value beginning with '000'. The string is varied by adding an integer value to the end called a nonce and incrementing it until the target is satisfied.

```
"Hello, world!0" => 1312af178c253f84028d480a6adc1e25e81caa44c749ec81976192e2ec934c64
"Hello, world!1" => e9afc424b79e4f6ab42d99c81156d3a17228d6e1eef4139be78e948a9332a7d8
"Hello, world!2" => ae37343a357a8297591625e7134cbea22f5928be8ca2a32aa475cf05fd4266b7
...
"Hello, world!4248" => 6e110d98b388e77e9c6f042ac6b497cec46660deef75a55ebc7cfdf65cc0b965
"Hello, world!4249" => c004190b822f1669cac8dc37e761cb73652e7832fb814565702245cf26ebb9e6
"Hello, world!4250" => 0000c3af42fc31103f1fdc0151fa747ff87349a4714df7cc52ea464e12dcd4e9
```

Figure 1: Hash target example

In this example, the target is satisfied after 4251 hashes. Figure 1 shows the first three iterations of the hash, and the target is satisfied by the hash "Hello, world!5240". The difficulty can be increased by increasing the number of zeroes in the target since most computers can achieve millions of hashes per second. The current bitcoin network target at the time of this writing is shown below.

```
0.000000000000000000000198040286459692744948070603286383040
```

The National Institute of Standards and Technology (NIST) published the Secure Hash Standard [2] in 2002 that outlined three new Secure Hash Algorithms SHA-256, SHA-384, and SHA-512. SHA-224 was later added to form the SHA-2 family of hash functions. The SHA-256 hash algorithm produces a 256-bit message hash and consists of three stages. The first stage is message padding and parsing where a binary message is appended with '1' and padded with zeroes until its length is equal to 448 mod 512. The original message length is then appended as a 64-bit binary number. The padded message is parsed into N 512-bit blocks, denoted  $M^{(1)}$ ,  $M^{(2)}$ , ...,  $M^{(N)}$ . Each of the 512-bit blocks is then passed to the second stage, message expansion. The SHA-256 algorithm operates on 32-bit words, and each 512-bit  $M^{(i)}$  block is broken down into 16 32-bit blocks denoted  $M^{(i)}$ , for  $0 \le t \le 15$ . The Message expander also expands each  $M^{(i)}$  block into 64 32-bit  $W_t$  blocks, according to the equations:

$$\sigma_0(x) = ROT_7(x) \oplus ROT_{18}(x) \oplus SHF_3(x)$$

$$\sigma_1(x) = ROT_{17}(x) \oplus ROT_{19}(x) \oplus SHF_{10}(x)$$

$$W_t = \begin{cases} M_t^i, 0 \le t \le 15 \\ \sigma_1(W_{t-2}) + W_{t-7} + \sigma_0(W_{t-15}) + W_{t-16}, 16 \le t \le 63 \end{cases}$$

 $ROT_n(x)$  is a circular rotation of x by n positions to the right.

 $SHF_n(x)$  is a right shift of x by n positions.

The final stage of SHA-256 is message compression. The  $W_i$  words from the expansion stage are input to the SHA compression function. The compression function has 8–32-bit working variables A, B, ..., H, that are initialized to the first 32-bits of the fractional parts of the square roots of the first 8 primes ( $H_0^{(0)}$ -

 $H_7^{(0)}$ ) at the start of each call to the hash function. The compression function is then iterated sixty-four times and outlined by:

$$T_{1} = H + \sum_{1} (E) + Ch(E, F, G) + K_{t} + W_{t}$$

$$T_{2} = \sum_{0} (A) + Maj(A, B, C)$$

$$H = G$$

$$F = E$$

$$D = C$$

$$B = A$$

$$G = F$$

$$E = D + T_{1}$$

$$C = B$$

$$A = T_{1} + T_{2}$$

Where,

$$Ch(x, y, z) = (x \text{ AND } y) \oplus (\bar{x} \text{ AND } z)$$

$$Maj(x, y, z) = (x \text{ AND } y) \oplus (x \text{ AND } z) \oplus (y \text{ AND } z)$$

$$\sum_{0} (x) = ROT_{2}(x) \oplus ROT_{13}(x) \oplus ROT_{22}(x)$$

$$\sum_{1} (x) = ROT_{6}(x) \oplus ROT_{11}(x) \oplus ROT_{25}(x)$$

The  $K_t$  inputs are 64 32-bit constants initialized from an array of the first 32 bits of the fractional parts of the cube roots of the first 64 primes. After sixty-four iterations of the compression function, an intermediate hash value  $H^{(i)}$  is calculated:

$$H_0^{(i)} = A + H_0^{(i-1)}$$

$$H_1^{(i)} = B + H_1^{(i-1)}$$

$$H_2^{(i)} = C + H_2^{(i-1)}$$

$$H_3^{(i)} = D + H_3^{(i-1)}$$

$$H_4^{(i)} = E + H_4^{(i-1)}$$

$$H_5^{(i)} = F + H_5^{(i-1)}$$

$$H_6^{(i)} = G + H_6^{(i-1)}$$

$$H_7^{(i)} = H + H_7^{(i-1)}$$

The SHA-256 compression algorithm then repeats on the next 512-bit block from the padded message until all N data blocks are processed. The final 256-bit output,  $H^{(N)}$ , is formed by concatenating the final hash values:

$$H^{N} = H_{0}^{(N)} \& H_{1}^{(N)} \& H_{2}^{(N)} \& H_{3}^{(N)} \& H_{4}^{(N)} \& H_{5}^{(N)} \& H_{6}^{(N)} \& H_{7}^{(N)}$$

#### SHA-256 hash example

- 1. Pad message to be hashed in a way that the result is a multiple of 512 bits long
  - a. With message M of length, in bits, L, append "1" bit to the end of the message. Then, append k zero bits, where k is the smallest non-negative solution to  $L+1+k = 448 \mod 512$ . Finally, append the 64 bit block that is equal to the number L in binary
  - b. Example, (8 bit ASCII) message "abc" is shown in Table 1.

length, 
$$L = 8*3 = 24$$

$$L+1+k = 24+1+k = 448$$

$$k = 448 - (24+1) = 423$$
 zero bits

Table 1: Padded message "abc"

| 01100001  | 01100010  | 01100011  | 1           | 000          | 00011000   |
|-----------|-----------|-----------|-------------|--------------|------------|
| a, 8 bits | b, 8 bits | c, 8 bits | "1" bit pad | Pad 423 bits | L, 64 bits |

Padded message length is a multiple of 512 bits.

- 2. Parse the massage into 512 bit message blocks M<sup>(1)</sup>, M<sup>(2)</sup>, ..., M<sup>(N)</sup>
- 3. Processes message blocks one at a time beginning with a fixed initial has value  $\mathsf{H}^{(0)}$ , sequentially compute

$$H^{(i)} = H^{(i-1)} + C_{M(i)}(H^{(i-1)})$$
, for  $i = 1, 2, ..., N$ 

C is the SHA-256 compression function

+ is a word-wise mod 2<sup>32</sup> addition

H<sup>(i)</sup> is the hash of the block M<sup>(i)</sup>

Initial hash values H<sup>(0)</sup> are the fractional parts of the square roots of the first eight primes.

#### **Block Header**

The block header is constantly hashed to generate bitcoins. A block header, shown in Table 2 and Figure 2Figure 3, contains the following fields.

**Table 2: Block header fields** 

| Field          | Purpose                                                    | Updated When                                          | Size<br>(Bytes) |
|----------------|------------------------------------------------------------|-------------------------------------------------------|-----------------|
| Version        | Block version number                                       | When software is upgraded, a new version is specified | 4               |
| hashPrevBlock  | 256-bit hash of the previous block header                  | A new block comes in                                  | 32              |
| hashMerkleRoot | 256-bit hash based on all of the transactions in the block | A transaction is accepted                             | 32              |
| Time           | Current timestamp as seconds since 1970-01-01T00:00 UTC    | Every few seconds                                     | 4               |
| Difficulty     | Current target in compact format                           | The difficulty is adjusted                            | 4               |
| Nonce          | 32-bit number (starts at 0)                                | A hash is tried (increments)                          | 4               |

The block header is an 80 byte value.



Figure 2: Block header size

#### **Mining**

Mining is the process of spending computation power to secure bitcoin transactions against reversal and to introduce new bitcoins to the system. The incentive to mine bit coins and validate transactions is currently driven by the possibility of receiving new bitcoins when a block is validated. The reward serves the purpose of distributing new coins in a decentralized way and to motivate bitcoin users to keep securing transactions on the network. The mining reward is 25 bitcoins, but this value is halved ever 210,000 blocks to control the currency supply.

The rate of block creation is constant at six per hour. This rate is controlled by the difficulty of hashing and the number of bitcoins generated per block is set to decrease geometrically, with a 50% reduction every four years. This limits the maximum number of bitcoins in the system to 21 million. The 50% reduction algorithm is assumed to be based on the approximate rate at which other commodities, such as gold, are mined. The 21 million (2.1\*10<sup>15</sup>) is also close to the maximum value of a 64-bit floating point number. There are concerns about deflation with the fixed monetary base, but bitcoins can be divided down to eight decimal places allowing 0.00000001 quantities of BTC to be traded. The bitcoin protocol can also be modified to handle smaller amounts in the future [6].

Mining involves hashing the block header until a hash value is found to be less than the current target. When a hash value is found, this proof of work validates the new block and the miner gets newly generated bitcoins. If a valid hash is not found, the miner tries a new nonce, and recalculates the hash.

A simplified mining algorithm is shown in Figure 3.

```
block_header = <version + prev_block + merkle_root + timestamp + bits>
nonce = 0
hash = 1
target = 0.000123456789

while ( hash > target )
{
    hash = SHA256( SHA256( nonce + block_header ) )
    nonce++
}
```

Figure 3: Simplification of mining algorithm

## **Field Programmable Gate Array**

A field programmable gate array (FPGA) is an integrated circuit designed to be configured by the customer or designer after manufacturing. The FPGA configuration is specified by a hardware description language (HDL) to implement custom logical functions similar to any application specific integrated circuit (ASIC). FPGAs have the advantage of being updatable with new designs and having low non-recurring development cost relative to ASICs. FPGAs disadvantage is their higher per unit cost relative to ASICs when used in large quantities.

FPGAs have advantages in bitcoin mining due to their lower power usage and higher levels of customization when compared to other commercial off the shelf (COTS) hardware. When bitcoin was first introduced, central processing units (CPUs) from Intel and AMD were used as miners, but they were quickly replaced by graphics processing units (GPUs) from Nvidia and AMD. CPUs have relatively few arithmetic logic units (ALUs) and are designed to run more general executive and decision making software. GPUs have the ability to perform lots of repetitive work because they contain large numbers of ALUs designed to increase their ability to calculate the mathematical formulas to drive pixels on a screen. These same ALUs can be repurposed to repeatedly try different hashes, and the number of ALUs has a direct effect on the hash output. FPGAs can be configured to compute the SHA-256 algorithm with even more efficiency since their hardware is developed for this task.

## **Objectives**

The main objectives of this project are as follows.

- 1. Learn about the bitcoin network and payment system
- 2. Study bitcoin mining algorithm and SHA-256
- 3. Compare the advantages of implementing bitcoin mining in hardware versus software
- 4. Test performance of the open source FPGA Bitcoin miner on Altera DE2-115 development board (Cyclone IV EP4CE115F29C7)
- 5. Mine block data from the bitcoin network
- 6. Identify areas for improvement to increase the miner's hash rate

## **Requirements**

The main function of the miner is to run the SHA-256 algorithm on the block header to produce a valid proof of work. Table 3 breaks down the functional requirements derived from this objective.

| Table 3: N | liner requi | irements and | specifications |
|------------|-------------|--------------|----------------|
|------------|-------------|--------------|----------------|

| Marketing      | Engineering Specifications                 | Justification                           |
|----------------|--------------------------------------------|-----------------------------------------|
| Requirements   |                                            |                                         |
| 1              | The miner shall be able to retrieve header | The miner will need to be able to       |
|                | information from the bitcoin network and   | retrieve block header information to    |
|                | submit valid proof of work.                | hash and send valid hashes back to the  |
|                |                                            | bitcoin network to receive any rewards. |
| 1              | The bitcoin mining algorithm (double SHA-  | An FPGA with enough resources to        |
|                | 256 hash) shall be implemented on a        | implement the complete mining           |
|                | commercial off the shelf (COTS) FPGA.      | algorithm needs to be chosen.           |
| 2              | The miner shall use standard hardware      | The miner will need to be easily setup  |
|                | interfaces and connectors.                 | by most users and those without         |
|                |                                            | extensive knowledge of the system.      |
| 2              | The miner shall not require the user to    | Users without prior knowledge of        |
|                | interface with the system at the hardware  | FPGAs should be able to use the miner.  |
|                | description level for basic setup.         |                                         |
| Marketing Regu | iromonts                                   |                                         |

#### **Marketing Requirements**

- 1. The system shall implement a bitcoin miner on an FPGA.
- 2. The system shall be easy to interface and setup.

## Design

The Open-Source FPGA Bitcoin Miner was used as the foundation for this project since it is already supported by other users in the bitcoin community [3]. The open source miner also supports solo mining or pools and both Xilinx and Altera devices. This project's goal is to understand the open source miner implementation and identify areas for improvement.

#### **Software**

The Open-Source FPGA Bitcoin Miner includes scripts to program supported FPGAs and interfaces to the bitcoin network. This software primarily retrieves work from the bitcoin network and sends it to the FPGA miner.

#### **Hardware**

The Altera DE2-115, Digilent ZYBO Zynq-7000, and Digilent Nexys-2 development boards were considered based on their capabilities and cost. The Digilent Nexys-2 and Altera DE2-115 development boards were available from their use in prior coursework. The Digilent ZYBO Zynq-7000 was also a possible alternative since it has a XILINX All Programmable System-on-Chip (AP SoC) that integrates a dual-core ARM Cortex-A9 processor with Xilinx series 7 FPGA logic. The Altera DE2-115, shown in Figure 4, was chosen because the Cyclone IV has the highest number of programmable logic elements. Development boards based on newer and higher density FPGAs were considered, but their high cost prevented their use in this project. Table 4 shows a breakdown of the development boards considered for this project.

**Table 4: Development board comparison** 

| Development<br>Board | FPGA / Processor                        | Logic Count     | Memory             | Cost         |
|----------------------|-----------------------------------------|-----------------|--------------------|--------------|
| Terasic Altera       | Cyclone IV                              | 114,480 Logic   | 128 MB SDRAM, 2 MB | \$299        |
| DE2-115              | EP4CE115F29C7                           | Elements (LEs)  | SRAM, 8 MB Flash   | (Academic)   |
|                      |                                         |                 |                    | \$595        |
|                      |                                         |                 |                    | (Commercial) |
| Digilent             | XILINX                                  | 28K logic cells | 512MB x32 DDR3     | \$125        |
| ZYBO Zynq-           | 650Mhz dual-core                        |                 | RAM, 128Mb Serial  | (Academic)   |
| 7000                 | Cortex-A9                               |                 | Flash              |              |
|                      | +                                       |                 |                    | \$189        |
|                      | Equivalent                              |                 |                    | (Commercial) |
|                      | reprogrammable logic to<br>Atrix-7 FPGA |                 |                    |              |
| Digilent Nexys-2     | XILINX Spartan3E-500                    | 500K gates      | 16MB SDRAM, 16MB   | \$129        |
|                      | FG320                                   |                 | Flash ROM          | (Academic)   |
|                      |                                         |                 |                    | \$169        |
|                      |                                         |                 |                    | (Commercial) |



Figure 4: Altera DE2-115

#### fpgaminer\_top

The fpgaminer\_top pads the block header to be hashed so that it is a multiple of 512 bits for the SHA-256 algorithm. The nonce is the only field that is updated for each hash so the first 64 bytes of the block header remain constant. The constant portion of the header is hashed once and stored as the midstate value for subsequent hash iterations. The remaining 16 bytes of the header contain the nonce and are constantly hashed since the nonce is incremented each iteration. The midstate\_buf and state registers holds the initial midstate value while the data\_buf register holds the rest of the 16 byte header information.

The fpgaminer\_top also includes two serial sha256\_transform modules that perform the double SHA-256 hash as specified in the Hashcash proof of work function. The state and data register values are passed into the first sha256\_transform module. The nonce is then updated while the hashes are being performed. When the nonce is incremented, it replaces the previous nonce value in the data register. This ensures that the miner is constantly trying new nonce values until it finds a hash result that satisfies the target. When the second SHA-256 hash is completed, its output is compared with the difficult and if the required number of trailing zeroes match, the is\_golden\_ticket register is set. Since the nonce is updated while the SHA-256 hashes are being performed, the current nonce value will be larger than the one that actually produced the target hash. An offset is subtracted from the current nonce value to get the golden\_nonce that resulted in the target hash. A block diagram of the fpgaminer\_top is shown in Figure 5.



Figure 5: FPGA miner top

#### SHA-256 compression function

The SHA-256 compression function is run for 64 iterations on each 512-bit block for the padded message. Figure 6 shows one iteration of the SHA-256 compression function.



Figure 6: SHA-2 compression function

Red  $\coprod$  is addition modulo  $2^{32}$ 

#### Ch Block

Ch(E,F,G) = (E AND F) XOR (!E AND G)

Figure 7 shows the ch block module implementation. Table 5 is the associated truth table for the Ch function and shows (E AND F) XOR (!E AND G) is equivalent to G XOR (E AND (F XOR G)).

```
module ch (x, y, z, o);
    input [31:0] x, y, z;
    output [31:0] o;
    assign o = z ^ (x & (y ^ z));
endmodule
```

Figure 7: Ch block Verilog implementation

assign o = G XOR (E AND (F XOR G))

**Table 5: Ch Truth Table** 

| Е | F | G | Ch |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 1  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 1  |

#### Ma Block

Ma(A,B,C) = (A AND B) XOR (A AND C) XOR (B AND C)

Figure 8 shows the Ma block module implementation. Table 6 is the truth table for the Ma function and shows (A AND B) XOR (A AND C) XOR (B AND C) is equivalent to (A AND B) OR (C AND (A OR B)).

```
module maj (x, y, z, o);
    input [31:0] x, y, z;
    output [31:0] o;
    assign o = (x & y) | (z & (x | y));
endmodule
```

Figure 8: Ma block Verilog implementation

assign o = (A AND B) OR (C AND (A OR B))

**Table 6: Ma Truth Table** 

| Α | В | С | Ma |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 0  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 1  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 1  |
| 1 | 1 | 0 | 1  |
| 1 | 1 | 1 | 1  |

#### $\sum_{0} Block$

>>> is a logical right rotate

$$\Sigma_0(A) = (A >>> 2) \text{ XOR } (A >>> 13) \text{ XOR } (A >>> 22)$$

Figure 9 shows the  $\Sigma_0$  block implementation.

```
module e0 (x, y);
      input [31:0] x;
      output [31:0] y;
      assign y = \{x[1:0], x[31:2]\} ^ \{x[12:0], x[31:13]\} ^ \{x[21:0], x[31:22]\};
endmodule
```

Figure 9: ∑0 block Verilog implementation

The assign statement in Figure 9 is equivalent to the following

```
assign y = (x >>> 2) XOR (x >>> 13) x OR (x >>> 22)
\Sigma_1(E) = (E >>> 6) \text{ XOR } (E >>> 11) \text{ XOR } (E >>> 25)
```

Figure 10 shows the  $\Sigma_1$  block implementation.

 $\sum_{1} Block$ 

```
module e1 (x, y);
      input [31:0] x;
      output [31:0] y;
      assign y = \{x[5:0], x[31:6]\} ^ \{x[10:0], x[31:11]\} ^ \{x[24:0], x[31:25]\};
endmodule
```

Figure 10: ∑1 block Verilog implementation

The assign statement in Figure 10 is equivalent to the following

```
assign y = (x >>> 6) XOR (x >>> 11) XOR (x >>> 25)
s0 Block
s<sup>n</sup> = right rotation by n bits
R<sup>n</sup> = right shift by n bits
\sigma_0(x) = s^7(x) XOR s^{10}(x) XOR R^3(x)
```

Figure 11 shows the s0 block implementation.

```
module s0 (x, y);
      input [31:0] x;
      output [31:0] y;
      assign y[31:29] = x[6:4] ^ x[17:15];
      assign y[28:0] = \{x[3:0], x[31:7]\} ^ {x[14:0], x[31:18]} ^ x[31:3];
endmodule
```

Figure 11: s0 Block Verilog Implementation

#### s1 Block

```
\sigma_1(x) = s^{17}(x) \text{ XOR } s^{19}(x) \text{ XOR } R^{10}(x)
```

Figure 12 shows the s1 block implementation.

```
module s1 (x, y);
    input [31:0] x;
    output [31:0] y;

    assign y[31:22] = x[16:7] ^ x[18:9];
    assign y[21:0] = {x[6:0],x[31:17]} ^ {x[8:0],x[31:19]} ^ x[31:10];
endmodule
```

Figure 12: s1 Block Verilog Implementation



Figure 13: SHA-256 compression block

Figure 15 is the block diagram for the SHA-256 compression function.

The IDX(x) function, shown in Figure 14, gets the 32-bit word at index x.

```
Example:
IDX(0) = [31:0]
IDX(1) = [63:32]
```

```
// A quick define to help index 32-bit words inside a larger register. 
 `define IDX(x) (((x)+1)*(32)-1):((x)*(32))
```

Figure 14: IDX function

#### sha256\_digester module

The sha256\_digester module, shown in Figure 15, implements the compression function in Figure 6.

```
module sha256 digester (clk, k, rx w, rx state, tx w, tx state);
       input clk;
       input [31:0] k;
       input [511:0] rx_w;
       input [255:0] rx_state;
       output reg [511:0] tx w;
       output reg [255:0] tx_state;
       wire [31:0] e0 w, e1 w, ch w, maj w, s0 w, s1 w;
              e0 blk (rx_state[`IDX(0)], e0_w);
       e0
       e1
              e1_blk (rx_state[`IDX(4)], e1_w);
              ch blk (rx state[`IDX(4)], rx state[`IDX(5)], rx state[`IDX(6)], ch w);
       ch
                            (rx_state[`IDX(0)], rx_state[`IDX(1)], rx_state[`IDX(2)], maj_w);
      mai
              maj blk
       s0
              s0 blk (rx w[63:32], s0 w);
              s1 blk (rx w[479:448], s1 w);
       wire [31:0] t1 = rx_state[\int IDX(7)] + e1_w + ch_w + rx_w[31:0] + k;
       wire [31:0] t2 = e0 w + maj w;
       wire [31:0] new w = s1 w + rx w[319:288] + s0 w + rx w[31:0];
       always @ (posedge clk)
       begin
              tx_w[511:480] \le new_w;
              tx w[479:0] \le rx w[511:32];
              tx_state[`IDX(7)] <= rx_state[`IDX(6)];</pre>
              tx state[`IDX(6)] <= rx state[`IDX(5)];</pre>
              tx state[`IDX(5)] <= rx state[`IDX(4)];</pre>
              tx state[`IDX(4)] <= rx state[`IDX(3)] + t1;</pre>
              tx state[`IDX(3)] <= rx state[`IDX(2)];</pre>
              tx state[`IDX(2)] <= rx state[`IDX(1)];</pre>
              tx state[`IDX(1)] <= rx state[`IDX(0)];</pre>
              tx_state[`IDX(0)] <= t1 + t2;</pre>
       end
endmodule
```

Figure 15: sha256\_digester module

#### **Inputs**

k is a constant initialized from an array of the first 32 bits of the fractional parts of the cube roots of the first 64 primes 2..311. The values are in hexadecimal and shown in Figure 16.

```
Constants defined by the SHA-2 standard.
localparam Ks = {
      32'h428a2f98, 32'h71374491, 32'hb5c0fbcf, 32'he9b5dba5,
      32'h3956c25b, 32'h59f111f1, 32'h923f82a4, 32'hab1c5ed5,
      32'hd807aa98, 32'h12835b01, 32'h243185be, 32'h550c7dc3,
     32'h72be5d74, 32'h80deb1fe, 32'h9bdc06a7, 32'hc19bf174,
      32'he49b69c1, 32'hefbe4786, 32'h0fc19dc6, 32'h240ca1cc,
      32'h2de92c6f, 32'h4a7484aa, 32'h5cb0a9dc, 32'h76f988da,
      32'h983e5152, 32'ha831c66d, 32'hb00327c8, 32'hbf597fc7,
      32'hc6e00bf3, 32'hd5a79147, 32'h06ca6351, 32'h14292967,
      32'h27b70a85, 32'h2e1b2138, 32'h4d2c6dfc, 32'h53380d13,
      32'h650a7354, 32'h766a0abb, 32'h81c2c92e, 32'h92722c85,
      32'ha2bfe8a1, 32'ha81a664b, 32'hc24b8b70, 32'hc76c51a3,
      32'hd192e819, 32'hd6990624, 32'hf40e3585, 32'h106aa070,
      32'h19a4c116, 32'h1e376c08, 32'h2748774c, 32'h34b0bcb5,
      32'h391c0cb3, 32'h4ed8aa4a, 32'h5b9cca4f, 32'h682e6ff3,
      32'h748f82ee, 32'h78a5636f, 32'h84c87814, 32'h8cc70208,
      32'h90befffa, 32'ha4506ceb, 32'hbef9a3f7, 32'hc67178f2};
```

Figure 16: Ks, round constants array

rx w is initialized to zero and updated based on the next nonce when new data is input into the hasher.

rx\_state is initialized to the initial hash values. The initial hash values, shown in Figure 17, are the first 32 bits of the fractional parts of the square roots of the first 8 primes 2...19.

```
H_1(0) = 6a09e667 \rightarrow register a

H_2(0) = bb67ae85 \rightarrow register b

H_3(0) = 3c6ef372 \rightarrow register c

H_4(0) = a54ff53a \rightarrow register d

H_5(0) = 510e527f \rightarrow register e

H_6(0) = 9b05688c \rightarrow register f

H_7(0) = 1f83d9ab \rightarrow register g

H_8(0) = 5be0cd19 \rightarrow register h
```

```
.rx state(256'h5be0cd191f83d9ab9b05688c510e527fa54ff53a3c6ef372bb67ae856a09e667),
```

Figure 17: Initial hash values

#### **Outputs**

tx w contains the message blocks.

tx state contains the updated registers a through h after the SHA-256 compression function is applied.

#### SHA-256 Compression Function

The input to e0\_blk is the first 32-bit word of rx\_state which is initialized to  $H_1(0) = 6a09e667 = register$  a.

The output of e0\_blk is e0\_w. Figure 18 shows the e0\_blk assignment statement.

Figure 18: e0 block output

The input to e1\_blk is the fifth 32-bit word of rx\_state which is initialized to  $H_5$  (0) = 510e527f  $\rightarrow$  register e.

The output of e1\_blk is e1\_w. Figure 19 shows the e1\_blk assignment statement.

```
e1 e1_blk (rx_state[`IDX(4)], e1_w);
Figure 19: e1 block output
```

The inputs to ch\_blk are the fifth, sixth, and seventh 32-bit words of rx\_state. These are initially  $H_5(0) = 510e527f = register e$ ,  $H_6(0) = 9b05688c = register f$ , and  $H_7(0) = 1f83d9ab = register g$  respectively.

The output of ch blk is ch w. Figure 20 shows the ch block assignment statement.

The inputs to maj\_blk are the first, second, and third 32-bit words of rx\_state. These are initially  $H_1(0) = 6a09e667 = register a$ ,  $H_2(0) = bb67ae85 = register b$ , and  $H_3(0) = 3c6ef372 = register c$  respectively.

The output of maj\_blk is maj\_w. Figure 21 shows the maj block assignment statement.

The input to s0\_blk is the second 32-bit word of rx\_w.

The output of s0\_blk is s0\_w. Figure 22 shows the s0\_blk assignment statement.

```
s0 s0_blk (rx_w[63:32], s0_w);

Figure 22: s0 block output
```

i igure 22. 30 block outp

The input to s1\_blk is the fifteenth 32-bit word of rx\_w.

The output of s1\_blk is s1\_w. Figure 23 shows the s1\_blk assignment statement.

```
s1 s1_blk (rx_w[479:448], s1_w);
```

Figure 23: s1 block output

t1 is the sum of register H, the Ch block, s1 block, the first 32-bit word of rx\_w, and k. Figure 24 shows the t1 assignment statement.

t2 is the sum of the  $\sum_{0}$  block and the Ma block. Figure 25 shows the t2 assignment statement.

```
wire [31:0] t2 = e0_w + maj_w;
```

Figure 25: t2 intermediate sum

The tx\_w output is the sum of the s1 block, tenth 32-bit word of rx\_w, s0 block, and first 32-bit word of rx\_w. Figure 26 shows the tx\_w assignment statement.

Registers a through h are updated. Figure 27 shows the Verilog implementation.

```
h \leftarrow g

g \leftarrow h

f \leftarrow e

e \leftarrow d + t1

d \leftarrow c

c \leftarrow b

b \leftarrow a

a \leftarrow t1 + t2
```

```
always @ (posedge clk)
begin

tx_w[511:480] <= new_w;
tx_w[479:0] <= rx_w[511:32];

tx_state[`IDX(7)] <= rx_state[`IDX(6)];
tx_state[`IDX(6)] <= rx_state[`IDX(5)];
tx_state[`IDX(5)] <= rx_state[`IDX(4)];
tx_state[`IDX(4)] <= rx_state[`IDX(3)] + t1;
tx_state[`IDX(3)] <= rx_state[`IDX(2)];
tx_state[`IDX(2)] <= rx_state[`IDX(1)];
tx_state[`IDX(1)] <= rx_state[`IDX(0)];
tx_state[`IDX(0)] <= t1 + t2;
end</pre>
```

Figure 27: SHA-256 compression function register update

#### sha256 transform module

```
Perform a SHA-256 transformation on the given 512-bit data, and 256-bit
// initial state,
// Outputs one 256-bit hash every LOOP cycle(s).
// The LOOP parameter determines both the size and speed of this module.
// A value of 1 implies a fully unrolled SHA-256 calculation spanning 64 round
// modules and calculating a full SHA-256 hash every clock cycle. A value of
// 2 implies a half-unrolled loop, with 32 round modules and calculating
// a full hash in 2 clock cycles. And so forth.
module sha256 transform #(
       parameter LOOP = 6'd4
) (
       input clk,
       input feedback,
       input [5:0] cnt,
       input [255:0] rx_state,
       input [511:0] rx_input,
       output reg [255:0] tx hash
);
        // Constants defined by the SHA-2 standard.
       localparam Ks = {
               32'h428a2f98, 32'h71374491, 32'hb5c0fbcf, 32'he9b5dba5,
               32'h3956c25b, 32'h59f111f1, 32'h923f82a4, 32'hab1c5ed5,
               32'hd807aa98, 32'h12835b01, 32'h243185be, 32'h550c7dc3,
               32'h72be5d74, 32'h80deb1fe, 32'h9bdc06a7, 32'hc19bf174,
               32'he49b69c1, 32'hefbe4786, 32'h0fc19dc6, 32'h240ca1cc,
```

```
32'h2de92c6f, 32'h4a7484aa, 32'h5cb0a9dc, 32'h76f988da,
                  32'h983e5152, 32'ha831c66d, 32'hb00327c8, 32'hbf597fc7,
                  32'hc6e00bf3, 32'hd5a79147, 32'h06ca6351, 32'h14292967, 32'h27b70a85, 32'h2e1b2138, 32'h4d2c6dfc, 32'h53380d13,
                  32'h650a7354, 32'h766a0abb, 32'h81c2c92e, 32'h92722c85,
                  32'ha2bfe8a1, 32'ha81a664b, 32'hc24b8b70, 32'hc76c51a3, 32'hd192e819, 32'hd6990624, 32'hf40e3585, 32'h106aa070,
                  32'h19a4c116, 32'h1e376c08, 32'h2748774c, 32'h34b0bcb5,
                  32'h391c0cb3, 32'h4ed8aa4a, 32'h5b9cca4f, 32'h682e6ff3,
                  32'h748f82ee, 32'h78a5636f, 32'h84c87814, 32'h8cc70208, 32'h90befffa, 32'ha4506ceb, 32'hbef9a3f7, 32'hc67178f2};
         genvar i;
         generate
                  for (i = 0; i < 64/LOOP; i = i + 1) begin : HASHERS
                           wire [511:0] W;
                           wire [255:0] state;
                           if(i == 0)
                                    sha256 digester U (
                                             .clk(clk),
                                             .k(Ks[32*(63-cnt) +: 32]),
                                             .rx w(feedback ? W : rx input),
                                             .rx_state(feedback ? state : rx_state),
                                             .tx w(W),
                                             .tx state(state)
                                    );
                           else
                                    sha256 digester U (
                                             .clk(clk),
                                             .k(Ks[32*(63-LOOP*i-cnt) +: 32]),
                                             .rx w(feedback ? W : HASHERS[i-1].W),
                                             .rx state(feedback ? state : HASHERS[i-1].state),
                                             .tx w(W),
                                             .tx state(state)
                                    );
                  end
         endgenerate
        always @ (posedge clk)
        begin
                  if (!feedback)
                 begin
                           tx hash[`IDX(1)] <= rx state[`IDX(1)] + HASHERS[64/LOOP-6'd1].state[`IDX(1)];
tx_hash[`IDX(2)] <= rx_state[`IDX(2)] + HASHERS[64/LOOP-6'd1].state[`IDX(2)];</pre>
                           tx_hash[\IDX(3)] \leftarrow rx_state[\IDX(3)] + HASHERS[64/LOOP-6'd1].state[\IDX(3)];
                           tx_hash[`IDX(4)] <= rx_state[`IDX(4)] + HASHERS[64/LOOP-6'd1].state[`IDX(4)];
tx_hash[`IDX(5)] <= rx_state[`IDX(5)] + HASHERS[64/LOOP-6'd1].state[`IDX(5)];</pre>
                           tx hash[`IDX(6)] <= rx state[`IDX(6)] + HASHERS[64/LOOP-6'd1].state[`IDX(6)];</pre>
                           tx_hash[`IDX(7)] <= rx_state[`IDX(7)] + HASHERS[64/LOOP-6'd1].state[`IDX(7)];</pre>
                  end
        end
endmodule
```

Figure 28: sha256\_transform module

Figure 28 shows the complete sha256 transform module that initializes the double SHA-256 hash.

#### Innuts

feedback is initialized to zero and controls the .rx\_w and .rx\_state output.

cnt is also initialized to zero.

rx\_state is initialized to the initial hash values. These are the first 32 bits of the fractional parts of the square roots of the first 8 primes 2...19.

rx\_input is the data (message/block header) to be hashed and is based on the current nonce.

#### **Outputs**

tx\_hash is the hashed output.

#### Generate hashers

The for loop in the sha256\_transform module generates the sha256\_digester modules.

## Quartus II settings

Figure 29 shows the Quartus II settings that were used to set the clock rate to 50Mhz.



Figure 29: Verilog HDL Inputs

#### CONFIG\_LOOP\_LOG2 = 0

The CONFIG\_LOOP\_LOG2 parameter determines how unrolled the SHA-256 compression calculations are. A setting of 0 is completely unrolled, resulting in 128 rounds and a larger, but faster design. A setting of 1 will reduce to 64 rounds with half the size and speed. A setting of 2 will reduce to 32 rounds with a quarter of the size and speed. The valid range is 0 to 5.

MAIN CLK FREQUENCY = 50MHz

The clock frequency is set to 50MHz to balance the speed and cooling of the Cyclone IV EP4CE115F29C7.

MAIN\_CLK\_DIVIDE = 1

MAIN CLK MULTIPLY = 1

## **Testing**

The Open-Source FPGA Bitcoin Miner was tested on the Altera DE2-115 development board to verify that it could successfully mine bitcoins from the bitcoin network.

#### Miner instructions

The following instructions are included with the Open-Source FPGA Bitcoin Miner

- 1) Connect the DE2-115 Development Kit to your PC through USB, connect its power, and turn it on.
- Ensure that the DE2-115's drivers have been installed successfully on your PC.
   Consult the DE2-115 User Guide for more information on setting up the DE2-115.
- 3) Navigate to 'scripts/program' and run 'program-fpga-board.bat'.
- 4) Follow the instructions provided by the program-fpga-board script. Select the correct cable and programming file. Once programming has succeeded, the DE2-115 is now ready to mine!
  - 1. Note: This script sometimes fails immediately upon execution. Please try running it again.
- 5) Run 'mine.bat'
- 6) If working correctly, 'mine.bat' will leave a console window open where it reports hashing rate, estimated hashing rate and accepted/rejected share information.
- 7) Profit!

The Open-Source FPGA Bitcoin Miner was tested with pooled mining since bitcoins are only created 25 at a time, and the race to validate a block and get the 25 BTC reward is very competitive. It can take a long time before a single user could expect to make a return on their mining if any.

Pooled mining instead offers smaller, more frequent, and steadier payouts. Bitcoin pools give users blocks of lower difficult to solve and each solution found is counted as one 'share'. Occasionally, a solution may also meet the full target difficulty requirements of the bitcoin network and the pool will be rewarded the 25 BTC reward. The 25 BTCs are then divided among users based on their number of shares. Once a reward is paid out, a new round is started and users in the pool will work for new shares of the next block reward. In this way, users in a mining pool get more frequent payouts since they are not required to find the hash that satisfies the network target. On the other hand, a user is required to share the 25 BTC reward among the mining pool even if they are the user that found the successful hash.

This project initially tried to mine with btcguild.com, but there were problems connecting the Open-Source Bitcoin Miner to the pool. The mining.bitcoin.cz was tried next, and it uses a Stratum mining protocol instead of the getwork specification that the open source miner is built upon. To fix this problem, a Stratum mining proxy is available that bridges the older HTTP/getwork protocol and the Stratum mining protocol. The Stratum mining protocol is used since it is not bound by miner performance. Once the connection to the mining pool was established, the miner could successfully earn shares as shown in Figure 30.



Figure 30: Mining console

The performance of the open source miner, shown in Figure 30, is around 50MH/s which is relatively low compared to other ASIC miners. Butterfly Labs is currently taking pre-orders for a 600GH/s miner, but it has a price tag of \$2,196 and uses 350W. In comparison, the DE2-115 is estimated to use around 4.7 watts and cost \$300 for academic users. The Butterfly Labs miner still offers exponentially better performance at 273MH/\$ versus the DE2-115 at 0.16MH/\$. To try and speed up the performance of the open source miner the SHA-256 hashes could be run in parallel to double the throughput of the miner and increase the chance of finding a valid hash.

The current open source miner has a utilization of 75,049 / 114,480 logic elements or about 66% of the Cyclone IV's resource total. Figure 31 shows the logic element usage in the Quartos synthesis summary. Figure 32 also shows that the logic element usage is relatively evenly distributed over the entire FPGA. It seemed possible that there might be enough spare area to implement a pipelined design, but the new design ended up trying to use 168,104 logic elements or 147% of the available resources. The Quartus II design software failed to route the pipelined project because there were not enough logic elements.



Figure 31: Quartus synthesis summary, unpipelined



Figure 32: Quartus chip planner, unpipelined

Another consideration to take into account is the data rate between the bitcoin mining network pool and the miner. The miner needs to request block header information to hash which is 80bytes. The DE2-115 development board connects to a computer using USB 2.0 which is rated at 480Mb/s (60MB/s).

Data rate limitation

60MB/s / 80bytes = 750,000 per second.

The USB 2.0 transfer rate limits the number of block headers that can be sent to the miner to 750,000 per second so the miner could potentially have a max hash rate of 750MH/s. Further speed increases could make use of the gigabit Ethernet connection (1000Mb/s or 125MB/s).

**Gigabit Ethernet limitation** 

125MB/s / 80bytes = 1,563,000 per second.

A gigabit connection could have a max has rate around 1.56GH/s.

#### **Conclusion and Recommendations**

The Open-Source FPGA Miner offers acceptable performance on the Altera DE2-115, but could be further improved by pipelining the design and using a higher tier FPGA with more logic elements. Another simple performance enhancement would be to increase the clock rate of the miner, but 50MHz was used because higher clock rates would require actively cooling the Cyclone IV to prevent damage. A final recommendation for this project would be to update the interface between the bitcoin network mining pools and the miner to support the newer Stratum protocol.

While FPGAs currently offer an increase in mining performance over other COTS options, the future of bitcoin mining is moving towards ASICs. One of the current dilemmas with bitcoin mining is balancing the cost of mining with the potential rewards or received bitcoins from validating blocks. It's a relatively costly investment to purchase mining hardware and pay for the electricity to run it with the volatility of the bitcoin market. One of the biggest reasons CPUs and GPUs are no longer used as miners is because the electricity to run them often cost more than the amount of bitcoins received from mining. The bitcoin network is built upon the idea that other users on the network will validate transactions for potential bitcoin rewards. ASICs offer the best performance per watt, but FPGAs may still have a place in the future of crypto currency as a platform to test develop new mining algorithms. The biggest advantage of FPGAs in crypto currency mining is that they are not limited to one currency such as bitcoin. Other competing crypto currencies such as litecoin or dogecoin could be mined with an FPGA because it could be reprogramed to run scrypt instead of SHA-256.

## **Bibliography**

- [1] Nakamoto, Satoshi. "Bitcoin: A Peer-to-Peer Electronic Cash System." November 2008.
- [2] "Descriptions of SHA-256, SHA-384, and SHA-512."
- [3] "Fpgaminer/Open-Source-FPGA-Bitcoin-Miner." *GitHub*. N.p., n.d. Web. 10 June 2014.
- [4] "Official Open Source FPGA Bitcoin Miner (Last Update: April 14th, 2013)." Official Open Source FPGA Bitcoin Miner (Last Update: April 14th, 2013). N.p., n.d. Web. 10 June 2014.
- [5] McEvoy, Robert P., Crowe, Francis M., Murphy, Colin C., Marnane, William P. "Optimisation of the SHA-2 Family of Hash Functions on FPGAs."
- [6] "Main Page." Bitcoin. N.p., n.d. Web. 10 June 2014.
- [7] "Home." BTC Guild. N.p., n.d. Web. 11 June 2014.
- [8] "Stratum Mining Protocol Mining.bitcoin.cz." *Stratum Mining Protocol Mining.bitcoin.cz*. N.p., n.d. Web. 11 June 2014.

## **Appendix A: Source Code**

```
* Copyright (c) 2011-2012 fpgaminer@bitcoin-mining.com
^{\star} This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
* You should have received a copy of the GNU General Public License
^{\star} along with this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>.
// Top-level module that uses the unoptimized mining core and Virtual Wire
// external interface.
`timescale 1ns/1ps
module fpgaminer top (
        input MAIN CLK
);
        // The LOOP LOG2 parameter determines how unrolled the SHA-256
        // calculations are. For example, a setting of 0 will completely
        // unroll the calculations, resulting in 128 rounds and a large, but
        // fast design.
        11
        // A setting of 1 will result in 64 rounds, with half the size and
        // half the speed. 2 will be 32 rounds, with 1/4th the size and speed.
        // And so on.
        11
        // Valid range: [0, 5]
`ifdef CONFIG LOOP LOG2
        localparam LOOP LOG2 = `CONFIG LOOP LOG2;
        localparam LOOP LOG2 = 0;
`endif
        // No need to adjust these parameters
        localparam [5:0] LOOP = (6'd1 << LOOP LOG2);</pre>
        // The nonce will always be larger at the time we discover a valid
        // hash. This is its offset from the nonce that gave rise to the valid
        // hash (except when LOOP LOG2 == 0 or 1, where the offset is 131 or
        // 66 respectively).
        localparam [31:0] GOLDEN NONCE OFFSET = (32'd1 << (7 - LOOP LOG2)) + 32'd1;</pre>
        1111
        reg [255:0] state = 0;
        reg [511:0] data = 0;
        reg [31:0] nonce = 32'h000000000;
        //// PLL
        wire hash clk;
```

```
hashing pll # (
               .INPUT FREQUENCY (`MAIN CLK FREQUENCY),
               .DIVIDE BY (`MAIN CLK DIVIDE),
               .MULTIPLY_BY (`MAIN_CLK_MULTIPLY)
       ) pll blk (
              .rx_clk (MAIN CLK),
               .tx hash clk (hash clk)
       //// Hashers
       wire [255:0] hash, hash2;
       reg [5:0] cnt = 6'd0;
       reg feedback = 1'b0;
       sha256 transform #(.LOOP(LOOP)) uut (
              .clk(hash clk),
              .feedback (feedback),
              .cnt(cnt),
              .rx state(state),
              .rx input(data),
              .tx hash (hash)
       sha256 transform #(.LOOP(LOOP)) uut2 (
              .clk(hash clk),
              .feedback (feedback),
              .cnt(cnt),
              .rx state(256'h5be0cd191f83d9ab9b05688c510e527fa54ff53a3c6ef372bb67ae856a09e667),
              hash}),
              .tx hash(hash2)
       );
       //// Virtual Wire Control
       reg [255:0] midstate buf = 0, data buf = 0;
       wire [255:0] midstate vw, data2 vw;
       virtual wire # (.OUTPUT WIDTH(256), .INSTANCE_ID("STAT")) midstate_vw_blk (.clk
(hash clk), .rx data (), .tx data (midstate vw));
       virtual_wire # (.OUTPUT_WIDTH(256), .INSTANCE_ID("DAT2")) data2_vw_blk (.clk (hash_clk),
.rx data (), .tx data (data2 vw));
       //// Virtual Wire Output
       reg [31:0] golden nonce = 0;
       virtual wire # (.INPUT WIDTH(32), .INSTANCE ID("GNON")) golden nonce vw blk (.clk
(hash_clk), .rx_data (golden_nonce), .tx_data ());
       virtual_wire # (.INPUT_WIDTH(32), .INSTANCE_ID("NONC")) nonce vw blk (.clk (hash clk),
.rx_data (nonce), .tx data ());
       //// Control Unit
       reg is golden ticket = 1'b0;
       reg feedback d1 = 1'b1;
       wire [5:0] cnt next;
       wire [31:0] nonce next;
       wire feedback next;
       assign cnt next = (LOOP == 1) ? 6'd0 : (cnt + 6'd1) & (LOOP-1);
       ^- On the first count (cnt==0), load data from previous stage (no feedback)
       // on 1..LOOP-1, take feedback from current stage
       // This reduces the throughput by a factor of (LOOP), but also reduces the design size by
the same amount
       assign feedback next = (LOOP == 1) ? 1'b0 : (cnt next != {(LOOP LOG2) {1'b0}});
       assign nonce next = feedback next ? nonce : (nonce + 32'd1);
       always @ (posedge hash clk)
       begin
              midstate buf <= midstate vw;
```

```
data buf <= data2 vw;
             cnt <= cnt next;
             feedback <= feedback next;</pre>
             feedback d1 <= feedback;
             // Give new data to the hasher
             state <= midstate buf;
             data <=
00000, nonce next, data buf[95:0]};
             nonce <= nonce next;
             // Check to see if the last hash generated is valid.
             is golden ticket <= (hash2[255:224] == 32'h000000000) && !feedback d1;
             if (is golden ticket)
             begin
                    // TODO: Find a more compact calculation for this
                    if (LOOP == 1)
                           golden nonce <= nonce - 32'd131;</pre>
                    else if (LOOP == 2)
                          golden nonce <= nonce - 32'd66;
                    else
                           golden nonce <= nonce - GOLDEN NONCE OFFSET;</pre>
             end
      end
endmodule
```

```
* Copyright (c) 2011-2012 fpgaminer@bitcoin-mining.com
* This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
^{\star} (at your option) any later version.
^{\star} This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
^{\star} You should have received a copy of the GNU General Public License
* along with this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>.
*/
module virtual wire # (
        parameter INPUT WIDTH = 0,
        parameter OUTPUT WIDTH = 0,
        parameter INITIAL_VALUE = " 0",
        parameter INSTANCE ID = "NONE"
) (
        input clk,
        input [INPUT WIDTH-1:0] rx data,
        output [OUTPUT WIDTH-1:0] Tx data
);
                                altsource_probe component (
        altsource probe
                                .probe (rx_data),
                                .source clk (clk),
                                .source (tx data)
```

```
// synopsys translate off
                                     .clrn (),
                                     .ena (),
                                     .ir in (),
                                     .ir_out (),
                                     .jtag_state_cdr (),
                                     .jtag_state cir (),
                                     .jtag_state_eldr (),
                                     .jtag_state_sdr (),
.jtag_state_tlr (),
                                     .jtag state udr (),
                                     .jtag_state_uir (),
                                     .raw tck (),
                                     .source ena (),
                                     .tdi (),
                                     .tdo (),
                                     .usr1 ()
                                     // synopsys translate_on
         defparam
                  altsource_probe_component.enable_metastability = "YES",
                  altsource probe component.instance id = INSTANCE ID,
                  altsource_probe_component.probe_width = INPUT_WIDTH,
altsource_probe_component.sld_auto_instance_index = "YES",
                  altsource probe component.sld instance index = 0,
                  altsource_probe_component.source_initial_value = INITIAL_VALUE, altsource_probe_component.source_width = OUTPUT_WIDTH;
endmodule
```

```
// Generate a clock to be used by the hashing cores.
module hashing pll # (
       parameter INPUT FREQUENCY = 50,
       parameter DIVIDE BY = 1,
       parameter MULTIPLY BY = 1
) (
       input rx clk,
       output tx_hash_clk
);
       wire [4:0] clks;
       assign tx hash clk = clks[0];
       altpll altpll_component (
               .inclk ({1'b0, rx clk}),
               .clk (clks),
               .activeclock (),
               .areset (1'b0),
               .clkbad (),
               .clkena ({6{1'b1}}),
               .clkloss (),
               .clkswitch (1'b0),
               .configupdate (1'b0),
               .enable0 (),
               .enable1 (),
               .extclk (),
               .extclkena ({4{1'b1}}),
               .fbin (1'b1),
               .fbmimicbidir (),
               .fbout (),
                .fref (),
               .icdrclk (),
```

```
.locked (),
         .pfdena (1'b1),
         .phasecounterselect ({4{1'b1}}),
        .phasedone (),
        .phasestep (1'b1),
         .phaseupdown (1'b1),
         .pllena (1'b1),
        .scanaclr (1'b0),
        .scanclk (1'b0),
        .scanclkena (1'b1),
        .scandata (1'b0),
        .scandataout (),
        .scandone (),
        .scanread (1'b0),
        .scanwrite (1'b0),
        .sclkout0 (),
        .sclkout1 (),
        .vcooverrange (),
        .vcounderrange ());
defparam
        altpll component.bandwidth type = "AUTO",
        altpll component.clk0 divide by = DIVIDE BY,
        altpll component.clk0 duty cycle = 50,
        altpll_component.clk0_multiply_by = MULTIPLY_BY,
altpll_component.clk0_phase_shift = "0",
        altpll_component.compensate clock = "CLKO",
        altpll_component.inclk0_input_frequency = (1000000 / INPUT FREQUENCY),
        altpll component.intended device family = "Cyclone IV E",
        altpll component.lpm hint = "CBX MODULE PREFIX=main pll",
        altpll component.lpm type = "altpll",
        altpll component.operation mode = "NORMAL",
        altpll_component.pll_type = "AUTO",
        altpll_component.port activeclock = "PORT UNUSED",
        altpll_component.port_areset = "PORT_UNUSED",
        altpl1_component.port_clkbad0 = "PORT UNUSED"
        altpl1 component.port clkbad1 = "PORT UNUSED",
        altpll_component.port_clkloss = "PORT UNUSED",
        altpll_component.port_clkswitch = "PORT_UNUSED",
altpll_component.port_configupdate = "PORT_UNUSED",
        altpll component.port fbin = "PORT UNUSED",
        altpll_component.port_inclk0 = "PORT_USED",
altpll_component.port_inclk1 = "PORT_UNUSED",
        altpll component.port locked = "PORT UNUSED",
        altpll_component.port_pfdena = "PORT_UNUSED",
        altpl1 component.port phasecounterselect = "PORT UNUSED",
        altpll component.port phasedone = "PORT UNUSED",
        altpll_component.port phasestep = "PORT UNUSED",
        altpll_component.port_phaseupdown = "PORT UNUSED",
        altpll_component.port_pllena = "PORT UNUSED",
        altpll_component.port scanaclr = "PORT UNUSED"
        altpll_component.port_scanclk = "PORT UNUSED",
        altpll_component.port_scanclkena = "PORT_UNUSED",
altpll_component.port_scandata = "PORT_UNUSED",
        altpl1 component.port scandataout = "PORT UNUSED",
        altpll_component.port_scandone = "PORT_UNUSED",
        altpll_component.port scanread = "PORT UNUSED"
        altpll_component.port_scanwrite = "PORT UNUSED",
        altpll component.port clk0 = "PORT USED",
        altpll_component.port_clk1 = "PORT_UNUSED", altpll_component.port_clk2 = "PORT_UNUSED",
        altpll_component.port_clk3 = "PORT_UNUSED",
        altpll_component.port_clk4 = "PORT_UNUSED",
        altpll_component.port_clk5 = "PORT_UNUSED",
        altpl1 component.port clkena0 = "PORT UNUSED",
        altpll_component.port_clkena1 = "PORT_UNUSED",
        altpll_component.port_clkena2 = "PORT_UNUSED",
altpll_component.port_clkena3 = "PORT_UNUSED",
        altpll_component.port_clkena4 = "PORT_UNUSED",
        altpll_component.port_clkena5 = "PORT UNUSED",
        altpll_component.port_extclk0 = "PORT_UNUSED",
altpll_component.port_extclk1 = "PORT_UNUSED",
```

```
Copyright (c) 2011 fpgaminer@bitcoin-mining.com
* This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
^{\star} MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
* You should have received a copy of the GNU General Public License
^{\star} along with this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>.
`timescale 1ns/1ps
// A quick define to help index 32-bit words inside a larger register. `define IDX(x) (((x)+1)*(32)-1):((x)*(32))
// Perform a SHA-256 transformation on the given 512-bit data, and 256-bit
// initial state,
// Outputs one 256-bit hash every LOOP cycle(s).
// The LOOP parameter determines both the size and speed of this module.
// A value of 1 implies a fully unrolled SHA-256 calculation spanning 64 round
// modules and calculating a full SHA-256 hash every clock cycle. A value of
// 2 implies a half-unrolled loop, with 32 round modules and calculating
// a full hash in 2 clock cycles. And so forth.
module sha256 transform #(
        parameter LOOP = 6'd4
) (
        input clk,
        input feedback,
        input [5:0] cnt,
        input [255:0] rx state,
        input [511:0] rx input,
        output reg [255:0] tx hash
);
        // Constants defined by the SHA-2 standard.
        localparam Ks = {
                 32'h428a2f98, 32'h71374491, 32'hb5c0fbcf, 32'he9b5dba5,
                 32'h3956c25b, 32'h59f111f1, 32'h923f82a4, 32'hab1c5ed5,
                 32'hd807aa98, 32'h12835b01, 32'h243185be, 32'h550c7dc3,
                 32'h72be5d74, 32'h80deb1fe, 32'h9bdc06a7, 32'hc19bf174, 32'he49b69c1, 32'hefbe4786, 32'h0fc19dc6, 32'h240ca1cc,
                 32'h2de92c6f, 32'h4a7484aa, 32'h5cb0a9dc, 32'h76f988da,
                 32'h983e5152, 32'ha831c66d, 32'hb00327c8, 32'hbf597fc7,
                 32'hc6e00bf3, 32'hd5a79147, 32'h06ca6351, 32'h14292967, 32'h27b70a85, 32'h2e1b2138, 32'h4d2c6dfc, 32'h53380d13,
```

```
32'h650a7354, 32'h766a0abb, 32'h81c2c92e, 32'h92722c85,
                 32'ha2bfe8a1, 32'ha81a664b, 32'hc24b8b70, 32'hc76c51a3,
                 32'hd192e819, 32'hd6990624, 32'hf40e3585, 32'h106aa070, 32'h19a4c116, 32'h1e376c08, 32'h2748774c, 32'h34b0bcb5,
                 32'h391c0cb3, 32'h4ed8aa4a, 32'h5b9cca4f, 32'h682e6ff3, 32'h748f82ee, 32'h78a5636f, 32'h84c87814, 32'h8cc70208, 32'h90befffa, 32'ha4506ceb, 32'hbef9a3f7, 32'hc67178f2);
        genvar i;
        generate
                 for (i = 0; i < 64/LOOP; i = i + 1) begin : HASHERS
                          wire [511:0] W;
                         wire [255:0] state;
                          if(i == 0)
                                  sha256 digester U (
                                           .clk(clk),
                                           .k(Ks[32*(63-cnt) +: 32]),
                                           .rx w(feedback ? W : rx input),
                                           .rx state(feedback ? state : rx state),
                                           .tx_w(W),
                                           .tx state(state)
                                  );
                          else
                                  sha256 digester U (
                                           .clk(clk),
                                           .k(Ks[32*(63-LOOP*i-cnt) +: 32]),
                                           .rx w(feedback ? W : HASHERS[i-1].W),
                                           .rx state(feedback ? state : HASHERS[i-1].state),
                                           .tx w(W),
                                           .tx_state(state)
                                  );
                 end
        endgenerate
        always @ (posedge clk)
        begin
                 if (!feedback)
                 begin
                          tx hash[`IDX(0)] \le rx state[`IDX(0)] + HASHERS[64/LOOP-
6'd1].state[`IDX(0)];
                          tx hash[`IDX(1)] \leftarrow rx state[`IDX(1)] + HASHERS[64/LOOP-
6'd1].state[`IDX(1)];
                          tx hash[`IDX(2)] \leftarrow rx state[`IDX(2)] + HASHERS[64/LOOP-
6'd1].state[`IDX(2)];
                          tx hash[`IDX(3)] \leftarrow rx state[`IDX(3)] + HASHERS[64/LOOP-
6'd1].state[`IDX(3)];
                          tx hash[`IDX(4)] \le rx state[`IDX(4)] + HASHERS[64/LOOP-
6'd1].state[`IDX(4)];
                          tx hash[`IDX(5)] \le rx state[`IDX(5)] + HASHERS[64/LOOP-
6'd1].state[`IDX(5)];
                          tx hash[`IDX(6)] \le rx state[`IDX(6)] + HASHERS[64/LOOP-
6'd1].state[`IDX(6)];
                          tx hash[`IDX(7)] \leftarrow rx state[`IDX(7)] + HASHERS[64/LOOP-
6'd1].state[`IDX(7)];
                 end
        end
endmodule
module sha256 digester (clk, k, rx w, rx state, tx w, tx state);
        input clk;
        input [31:0] k;
        input [511:0] rx_w;
```

```
input [255:0] rx state;
        output reg [511:0] tx w;
        output reg [255:0] tx_state;
       wire [31:0] e0 w, e1 w, ch w, maj w, s0 w, s1 w;
               e0 blk (rx state[`IDX(0)], e0 w);
        e0
               el blk (rx state[`IDX(4)], el_w);
        e1
                ch_blk (rx_state[`IDX(4)], rx_state[`IDX(5)], rx_state[`IDX(6)], ch_w);
        ch
               maj_blk (rx_state[`IDX(0)], rx_state[`IDX(1)], rx_state[`IDX(2)], maj_w);
       mai
        s0
               s0 blk (rx w[63:32], s0 w);
               s1 blk (rx w[479:448], s1 w);
        s1
       wire [31:0] t1 = rx state[`IDX(7)] + e1 w + ch_w + rx_w[31:0] + k;
       wire [31:0] t2 = e0_w + maj_w;
        wire [31:0] new w = s1 w + rx w[319:288] + s0 w + rx w[31:0];
        always @ (posedge clk)
       begin
                tx w[511:480] \le new w;
                tx w[479:0] \le rx w[511:32];
                tx_state[]IDX(7)] \leftarrow rx_state[]IDX(6)];
                tx state[`IDX(6)] <= rx state[`IDX(5)];</pre>
               tx state[`IDX(5)] <= rx state[`IDX(4)];</pre>
                tx_state[`IDX(4)] \leftarrow rx_state[`IDX(3)] + t1;
                tx state[`IDX(3)] <= rx state[`IDX(2)];</pre>
                tx_state[`IDX(2)] <= rx_state[`IDX(1)];</pre>
                tx state[`IDX(1)] <= rx state[`IDX(0)];</pre>
                tx state[`IDX(0)] \leftarrow t1 + t2;
        end
endmodule
```

```
* Copyright (c) 2011-2012 fpgaminer@bitcoin-mining.com
* This program is free software: you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation, either version 3 of the License, or
* (at your option) any later version.
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
* You should have received a copy of the GNU General Public License
^{\star} along with this program. If not, see <a href="http://www.gnu.org/licenses/">http://www.gnu.org/licenses/</a>.
// Double pipelined module
`timescale 1ns/1ps
module fpgaminer top (
        input MAIN CLK
);
```

```
// The LOOP LOG2 parameter determines how unrolled the SHA-256
       // calculations are. For example, a setting of 0 will completely
       // unroll the calculations, resulting in 128 rounds and a large, but
       // fast design.
       11
       // A setting of 1 will result in 64 rounds, with half the size and
       // half the speed. 2 will be 32 rounds, with 1/4th the size and speed.
       // And so on.
       11
       // Valid range: [0, 5]
`ifdef CONFIG LOOP LOG2
       localparam LOOP LOG2 = `CONFIG LOOP LOG2;
`else
       localparam LOOP LOG2 = 0;
`endif
       // No need to adjust these parameters
       localparam [5:0] LOOP = (6'd1 << LOOP LOG2);</pre>
       // The nonce will always be larger at the time we discover a valid
       // hash. This is its offset from the nonce that gave rise to the valid
       // hash (except when LOOP LOG2 == 0 or 1, where the offset is 131 or
       // 66 respectively).
       localparam [31:0] GOLDEN NONCE OFFSET = (32'd1 << (7 - LOOP LOG2)) + 32'd1;</pre>
       ////
       reg [255:0] state = 0;
       reg [511:0] data = 0;
       reg [255:0] state2 = 0;
       reg [511:0] data2 = 0;
       reg [31:0] nonce = 32'h000000000;
       reg [31:0] nonce2 = 32'h000000000;
       //// PLL
       wire hash clk;
       hashing pll # (
               .INPUT FREQUENCY (`MAIN CLK FREQUENCY),
               .DIVIDE BY (`MAIN CLK DIVIDE),
               .MULTIPLY_BY (`MAIN_CLK_MULTIPLY)
       ) pll blk (
              .rx clk (MAIN CLK),
               .tx_hash_clk (hash clk)
       );
       //// Hashers
       wire [255:0] hash, hash2, hash3, hash4;
       reg [5:0] cnt = 6'd0;
       reg [5:0] cnt2 = 6'd500000;
       reg feedback = 1'b0;
       reg feedback2 = 1'b0;
       sha256 transform #(.LOOP(LOOP)) uut (
               .clk(hash clk),
               .feedback (feedback),
               .cnt(cnt),
               .rx_state(state),
               .rx input (data),
               .tx hash (hash)
       );
       sha256 transform #(.LOOP(LOOP)) uut2 (
               .clk(hash clk),
               .feedback (feedback),
               .cnt(cnt),
               .rx_state(256'h5be0cd191f83d9ab9b05688c510e527fa54ff53a3c6ef372bb67ae856a09e667),
               hash}),
               .tx hash(hash2)
       );
```

```
// Added
       sha256 transform #(.LOOP(LOOP)) uut3 (
              .clk(hash clk),
              .feedback(feedback2),
              .cnt(cnt2),
               .rx state(state2),
              .rx input (data2),
              .tx hash(hash3)
       );
       sha256 transform #(.LOOP(LOOP)) uut4 (
              .clk(hash clk),
              .feedback(feedback2),
              .cnt(cnt2),
              .rx state(256'h5be0cd191f83d9ab9b05688c510e527fa54ff53a3c6ef372bb67ae856a09e667),
              hash3}),
              .tx hash(hash4)
11
       //// Virtual Wire Control
       reg [255:0] midstate_buf = 0, data_buf = 0;
       wire [255:0] midstate vw, data2 vw;
       reg [255:0] midstate buf2 = 0, data buf2 = 0;
       wire [255:0] midstate vw2, data2 vw2;
       virtual wire # (.OUTPUT WIDTH(256), .INSTANCE ID("STAT")) midstate vw blk (.clk
(hash_clk), .rx_data (), .tx_data (midstate_vw));
       virtual wire # (.OUTPUT WIDTH(256), .INSTANCE ID("DAT2")) data2 vw blk (.clk (hash clk),
.rx_data (), .tx_data (data2_vw));
       virtual wire # (.OUTPUT WIDTH(256), .INSTANCE ID("STAT")) midstate vw blk2 (.clk
(hash clk), .rx data (), .tx data (midstate vw2));
       virtual_wire # (.OUTPUT_WIDTH(256), .INSTANCE_ID("DAT2")) data2_vw_blk2 (.clk (hash_clk),
.rx data (), .tx data (data2 vw2));
       //// Virtual Wire Output
       reg [31:0] golden nonce = 0;
       virtual wire # (.INPUT WIDTH(32), .INSTANCE ID("GNON")) golden nonce vw blk (.clk
(hash clk), .rx data (golden nonce), .tx data ());
       virtual wire # (.INPUT WIDTH(32), .INSTANCE ID("NONC")) nonce vw blk (.clk (hash clk),
.rx data (nonce), .tx data ());
       //// Control Unit
       reg is golden ticket = 1'b0;
       reg feedback d1 = 1'b1;
       wire [5:0] cnt next;
       wire [31:0] nonce next;
       wire feedback next;
       reg is_golden ticket2 = 1'b0;
       reg feedback d1 2 = 1'b1;
       wire [5:0] cnt next2;
       wire [31:0] nonce next2;
       wire feedback next2;
       assign cnt next = (LOOP == 1) ? 6'd0 : (cnt + 6'd1) & (LOOP-1);
       // On the first count (cnt==0), load data from previous stage (no feedback)
       // on 1..LOOP-1, take feedback from current stage
       // This reduces the throughput by a factor of (LOOP), but also reduces the design size by
the same amount
       assign feedback next = (LOOP == 1) ? 1'b0 : (cnt next != {(LOOP LOG2){1'b0}});
       assign nonce next = feedback next ? nonce : (nonce + 32'd1);
       assign cnt next2 = (LOOP == 1) ? 6'd0 : (cnt2 + 6'd1) & (LOOP-1);
       // On the first count (cnt==0), load data from previous stage (no feedback)
```

```
// on 1..LOOP-1, take feedback from current stage
       // This reduces the throughput by a factor of (LOOP), but also reduces the design size by
the same amount
       assign feedback_next2 = (LOOP == 1) ? 1'b0 : (cnt_next2 != {(LOOP_LOG2) {1'b0}});
       assign nonce next2 = feedback next2 ? nonce : (nonce + 32'd1);
       always @ (posedge hash clk)
      begin
             midstate buf <= midstate vw;
             data buf <= data2 vw;
             midstate buf2 <= midstate vw2;
             data buf2 <= data2 vw2;
              cnt <= cnt next;</pre>
              feedback <= feedback next;</pre>
              feedback_d1 <= feedback;</pre>
              cnt2 <= cnt_next2;</pre>
              feedback2 <= feedback next2;</pre>
              feedback d1 2 <= feedback2;
              // Give new data to the hasher
             state <= midstate_buf;</pre>
             data <=
00000, nonce_next, data_buf[95:0]);
             nonce <= nonce next;
             state2 <= midstate buf2;
             data2 <=
00000, nonce next2, data buf[95:0]);
             nonce2 <= nonce next2;</pre>
              // Check to see if the last hash generated is valid.
              is golden ticket <= (hash2[255:224] == 32'h00000000) && !feedback d1;
              is golden ticket2 <= (hash4[255:224] == 32'h00000000) && !feedback d1 2;
              if(is golden ticket)
             begin
                     // TODO: Find a more compact calculation for this
                     if (LOOP == 1)
                            golden_nonce <= nonce - 32'd131;</pre>
                     else if (LOOP == 2)
                           golden nonce <= nonce - 32'd66;
                     else
                            golden_nonce <= nonce - GOLDEN NONCE OFFSET;</pre>
             end
              else if (is golden ticket2)
             begin
                     if (LOOP == 1)
                            golden nonce <= nonce2 - 32'd131;</pre>
                     else if (LOOP == 2)
                           golden nonce <= nonce2 - 32'd66;</pre>
                     else
                            golden nonce <= nonce2 - GOLDEN NONCE OFFSET;</pre>
             end
       end
endmodule
```

## **Appendix B: Analysis of Senior Project Design**

## **Project Title:**

FPGA Based Bitcoin Mining

## **Student Name:**

Philip Dotemoto

## **Student Signature:**

#### **Advisor Name:**

John Oliver

#### **Advisor Initials:**

## **Summary of Functional Requirements:**

| Marketing              | Engineering Specifications                 | Justification                           |  |  |
|------------------------|--------------------------------------------|-----------------------------------------|--|--|
| Requirements           |                                            |                                         |  |  |
| 1                      | The miner shall be able to retrieve header | The miner will need to be able to       |  |  |
|                        | information from the bitcoin network and   | retrieve block header information to    |  |  |
|                        | submit valid proof of work.                | hash and send valid hashes back to the  |  |  |
|                        |                                            | bitcoin network to receive any rewards. |  |  |
| 1                      | The bitcoin mining algorithm (double SHA-  | An FPGA with enough resources to        |  |  |
|                        | 256 hash) shall be implemented on a        | implement the complete mining           |  |  |
|                        | commercial off the shelf (COTS) FPGA.      | algorithm needs to be chosen.           |  |  |
| 2                      | The miner shall use standard hardware      | The miner will need to be easily setup  |  |  |
|                        | interfaces and connectors.                 | by most users and those without         |  |  |
|                        |                                            | extensive knowledge of the system.      |  |  |
| 2                      | The miner shall not require the user to    | Users without prior knowledge of        |  |  |
|                        | interface with the system at the hardware  | FPGAs should be able to use the miner.  |  |  |
|                        | description level for basic setup.         |                                         |  |  |
| Marketing Poquirements |                                            |                                         |  |  |

#### **Marketing Requirements**

- 1. The system shall implement a bitcoin miner on an FPGA.
- 2. The system shall be easy to interface and setup.

## **Primary Constraints:**

The project constraints in this project are time and limitations with the available FPGA hardware. This project was limited in scope to studying the bitcoin mining protocol and verifying the operation of the Open-Source Bitcoin miner with the goal of identifying potential areas for improvement. With additional time, this project could be extended to try further modifications to the open source miner. The other main constraint in this project was the chosen Altera DE2-115 development board. While the Cyclone IV EP4CE115F29C7 has enough resources to implement the open source miner, it did not have enough

spare resources to place and route a double pipelined configuration. An FPGA with more logical elements would have been useful to test the pipelined design.

#### **Economics:**

While bitcoin mining has the potential to be profitable, the Altera DE2-115 development board does not offer enough performance for its price. The DE2-115 has an academic price of \$300, and this cost would never realistically be recouped when considering the time and power the DE2-115 requires while mining. The DE2-115 does have numerous peripheral connections and devices that are not required for bitcoin mining. A simplified FPGA miner that includes only an FPGA, clock source, programmer, and power supply could be profitable. The price breakdown estimate is Cyclone IV EP4CE115F29C7: \$469.37 for a quantity of 36 = \$13.03, support circuitry estimated: \$10, printed circuit board: \$30, assembly: \$20. Parts and assembly alone could cost around \$75. Selling an FPGA miner for around \$100 might be profitable for the manufacture, but not the end user looking to make a profit mining bitcoins.

#### **Manufacturability:**

This project utilized the DE2-115 development board, but a comparable dedicated FPGA miner could be manufactured in large scale.

## **Sustainability:**

The FPGA mining software is unsustainable when considering the energy and computation power required to mine bitcoins is wasted on validating transactions. The SHA-256 hash is desirable for a crypto currency, such as bitcoin, because it serves as a proof of work for valid blocks, but the computation power of the bitcoin network could potentially be repurposed to solve more useful computations.

#### **Ethical:**

One of the ethical concerns with bitcoins is their ability to be transferred anonymously between users. This has made bitcoin a popular payment for illegal substances and goods. Recently, the FBI shut down the Silk Road anonymous market because it was primarily a site to buy and sell drugs. Bitcoins were the only currency accepted on Silk Road because it is difficult to trace individuals with transactions. While bitcoin has its foundations in being a unregulated currency, its usage in illegal transactions highlights some of the disadvantages. Another case is the Mt. Gox bitcoin exchange which was a website for users to trade bitcoins for other currencies. When Mt. Gox shutdown and filed for bankruptcy many users were unable to withdraw bitcoins they had stored with Mt. Gox. Since bitcoins are unregulated, there is no government deposit insurance and many users lost their bitcoins.

## **Development:**

The development of this project was based on the Open-Source Bitcoin Miner. Future improvements to the open source miner include pipelining the design to increase the hash rate, updating the getwork protocol to Stratum, and implementing an option for a gigabit Ethernet instead up USB 2.0 to increase throughput to the miner.